## **TIMERS IN MSP430**

### The main applications of timers are to:

- 1. generate events of fixed time-period
- 2. allow periodic wakeup from sleep of the device
- 3. count transitional signal edges
- 4. replace delay loops allowing the CPU to sleep
- 5. between operations, consuming less power
- 6. maintain synchronization clocks

## **Timer Modes:**

There are three modes to operate Timer\_A, which one we use depends entirely on the application:

• The first mode is what we call the continuous mode: Timer\_A acts just like a 16-digit, binary odometer; it counts from 0 to 0xFFFF and then "rolls over" to 0 again.



• The second mode is called up mode; here, just like in continuous mode, it counts up and rolls over to o. This mode, however, lets you choose how high up the timer counts before rolling over.



• The third mode, up/down mode, is similar to up mode in that you can program the upper limit. It differs in that rather than rolling over to o, it turns around and counts down to o.



## **Clocks:**

A clock signal controls timing on a computer, a typical digital clock signal is below.



MSP430 CPU and other system devices use three internal clocks:

- 1. Master clock, MCLK, is used by the CPU and a few peripherals.
- 2. Subsystem master clock, SMCLK, is distributed to peripherals.
- 3. Auxiliary clock, ACLK, is also distributed to peripherals.

Typically SMCLK runs at the same frequency as MCLK, both in the megahertz range.

ACLK is often derived from a watch crystal and therefore runs at a much lower frequency. Most peripherals can select their clock from either SMCLK or ACLK.

For the MSP430 processor, both the MCLK and SMCLK clocks are supplied by an internal digitally controlled oscillator (DCO), which runs at about 1.1 MHz.



DCO - Digitally Controlled Oscillator internal runs at about 1Mhz.

The frequency of the DCO is controlled through sets of bits in the module's registers at three levels. There calibrated frequencies of 1, 8, 12, and 16 MHz. To change frequency simply copy values into the clock module registers.

The following sets the DCO used by the CPU to 1MHz, which seems to be the default value:

BCSCTL1 = CALBC1\_1MHZ; // Set range

DCOCTL = CALDCO\_1MHZ; // Set DCO step and modulation

## Clock Sources:

• **LFXT1CLK** : Low-frequency/high-frequency oscillator

XT2CLK : Optional high-frequency oscillator

DCOCLK : Internal digitally controlled oscillator (DCO)

# **Registers**

With so many ways to use Timer\_A, you can probably imagine it corresponds to a lot of registers in the MSP430 to use and control the timer:

- TACTL -- The Timer\_A Control Register is used to set up the link between the timer and a clock and select the mode used.
  - o The TASSELx bits (8 and 9) tell the timer which clock to use as its source.

TASSEL\_0 = TACLK

 $TASSEL_1 = ACLK @ 12KHz.$ 

TASSEL\_2 = SMCLK @ 1MHz

 $TASSEL_3 = INCLK$ 



- o The MCx bits (4 and 5) select the particular mode for the timer to use. Note particularly that setting these bits to 0 (the default setting on POR) halts the timer completely.
- TACLR is bit 2. If you write a 1 to this bit, it resets the timer. The MSP430 will automatically reset this bit to zero after resetting the timer.
- o TAIE and TAIFG (bits o and 1) control the ability of the timer to trigger interrupts.

## TACTL, Timer\_A Control Register



- TAR -- The Timer\_A Register is the actual counter; reading this register reports the current value of the counter.
- TACCRx -- The Timer\_A Capture/Compare Registers, of which there are two in the value line devices (TACCRo and TACCR1) are where particular values we want to use are stored. In compare mode, we write values here where we want the timer to signal an event. Particularly, TACCRo is used to store the value to which we want Timer\_A to count in up and up/down mode. In capture mode, the processor will record the value of TAR when the MSP430 is signaled to do so.
- TACCTLx -- The Timer\_A Capture/Compare Control Registers correspond to the TACCRx registers. These set the behavior of how the CCR's are used.
  - o CMx (bits 14 and 15) change what type(s) of signals tell the timer to perform a capture.

- o CCISx (bits 12 and 13) select where the input signals are taken.
- o SCS and SCCI (bits 11 and 10 respectively) change the synchronicity; the timer normally operates asynchronously to the input signals. (Yeah, I don't entirely understand this yet either)
- o CAP (bit 8) changes whether capture mode (1) or compare mode (0) is used.
- o OUTMODx (bits 5-7) select various output modes for the CCR's signal when the timer flags a capture or compare event.

```
#define OUTMOD 0
                            (0*0x20) /* PWM output mode: 0 - output only */
#define OUTMOD 1
                            (1*0x20) /* PWM output mode: 1 - set */
                            (2*0x20) /* PWM output mode: 2 - PWM toggle/reset */
#define OUTMOD 2
                            (3*0x20) /* PWM output mode: 3 - PWM set/reset */
#define OUTMOD 3
                            (4*0x20) /* PWM output mode: 4 - toggle */
#define OUTMOD 4
#define OUTMOD 5
                            (5*0x20) /*
                                         PWM output mode: 5 - Reset */
#define OUTMOD 6
                            (6*0x20) /*
                                         PWM output mode: 6 - PWM toggle/set */
#define OUTMOD 7
                                    /* PWM output mode: 7 - PWM reset/set */
                            (7*0x20)
```

- o CCIE and CCIFG (bits 4 and 0) are more interrupts associated with the CCR's.
- o CCI and OUT (bits 3 and 2) are the input and output for the CCR.
- OV (bit 1) is the capture overflow; this bit is set to 1 if two captures are signaled before the first capture value is able to be read.



## TACCTLx, Capture/Compare Control Register

| 15     | 14      | 13     | 12     | 11     | 10     | 9      | 8      |
|--------|---------|--------|--------|--------|--------|--------|--------|
| CI     | Mx      | СС     | ISx    | scs    | scci   | Unused | CAP    |
| rw-(0) | rw-(0)  | rw-(0) | rw-(0) | rw-(0) | r-(0)  | r-(0)  | rw-(0) |
| 7      | 6       | 5      | 4      | 3      | 2      | 1      | 0      |
|        | OUTMODx |        | CCIE   | ссі    | оит    | cov    | CCIFG  |
| rw=(0) | rw=(0)  | rw=(0) | rw=(0) | r      | rw=(0) | rw=(0) | rw=(0) |

CAP Bit 8 Capture mode Compare mode Capture mode CCIE Bit 4 Capture/compare interrupt enable. This bit enables the interrupt request of the corresponding CCIFG flag. Interrupt disabled Interrupt enabled CCIFG Bit 0 Capture/compare interrupt flag No interrupt pending 1 Interrupt pending

- TAIV -- The Timer\_A Interrupt Vector Register; since there are multiple types of interrupts that can be flagged by Timer\_A, this register holds details on what interrupts have been flagged.
  - o The only bits used here are bits 1-3 (TAIVx), which show the type of interrupt that has happened, allowing us to take different actions to resolve the different types of interrupts.

### TAIV, Timer\_A Interrupt Vector Register

| 15 | 14 | 13 | 12 | 11    | 10    | 9     | 8  |
|----|----|----|----|-------|-------|-------|----|
| 0  | 0  | 0  | 0  | 0     | 0     | 0     | 0  |
| r0 | r0 | r0 | r0 | r0    | r0    | r0    | r0 |
| 7  | 6  | 5  | 4  | 3     | 2     | 1     | 0  |
| 0  | 0  | 0  | 0  |       | TAIVx |       | 0  |
| r0 | r0 | r0 | r0 | r-(0) | r-(0) | r-(0) | r0 |

| TAIV Contents | Interrupt Source     | Interrupt Flag | Interrupt<br>Priority |
|---------------|----------------------|----------------|-----------------------|
| 00h           | No interrupt pending | -              |                       |
| 02h           | Capture/compare 1    | TACCR1 CCIFG   | Highest               |
| 04h           | Capture/compare 2    | TACCR2 CCIFG   |                       |
| 06h           | Reserved             | -              |                       |
| 08h           | Reserved             | -              |                       |
| 0Ah           | Timer overflow       | TAIFG          |                       |
| 0Ch           | Reserved             | -              |                       |
| 0Eh           | Reserved             | -              | Lowest                |

## TOGGLE RED LED EVERY SECOND:

```
#include <msp430g2553.h>
void main(void) {
       WDTCTL = WDTPW + WDTHOLD;
                                                       // Stop watchdog timer
       P1DIR |= BIT0;
                                                        // Set P1.0 to output direction
       P1OUT &= ~BIT0;
                                                        // Set the red LED on
       TAOCCRO = 12000;
                                                               // Count limit (16 bit)
       TAOCCTLO = 0x10;
                                                               // Enable counter interrupts, bit 4
       TAOCTL = TASSEL 1 + MC 1;
                                                       // Timer A 0 with ACLK @ 12KHz, count UP
                                                // LPM0 (low power mode) with interrupts enabled
       _BIS_SR(LPM0_bits + GIE);
#pragma vector=TIMER0 A0 VECTOR
    interrupt void TimerO AO (void) { // TimerO AO interrupt service routine
       P1OUT ^= BIT0;
                                                                // Toggle red LED
```

Counters in the examples are off by 1. Since the count starts at 0, a count of 12000 would have a limit of 11999. For clarity and arithmetic ease, we'll live with the small error.

### Counter

- TA0CCTL0: Control register for Timer A0 counter 0. Interrupts are enabled by writing a 1 into bit 4 of this register.
- TA0CCR0: Holds the 16-bit count value.

12000 is used because the ACLK clock operates at approximately 12KHz and we want to toggle the LEDs at approximately at one second intervals. With interrupts enabled, an

interrupt is generated when the count reaches 12000. The counter, in UP mode, is automatically reset to 0 when count limit reached.

### **Interrupts**

TA0CCTL0:Enables/disables timer A0 interrupts

TIMER0\_A0\_VECTOR: Vector for timer A0

One important point is that timers can run independently to the CPU clock, allowing the CPU to be turned off and then automatically turned on when an interrupt occurs.

```
_BIS_SR(LPM0_bits + GIE); places CPU in low power mode with interrupts enabled.
```

SR/R2::Status register.

CPUOFF = 1 in bit 4 turns off the CPU until interrupt occurs.

GIE = 1 in bit 3 enables global interrupts (same as EINT instruction).

15. Toggle red LED every two seconds/green LED every second.

```
#include <msp430g2553.h>
void main(void) {
 WDTCTL = WDTPW + WDTHOLD; // Stop watchdog timer
                                 // Set P1.0 to output direction
 P1DIR |= BIT0;
                                 // Set the red LED off
 P1OUT &= ~BIT0;
 P1DIR |= BIT6:
                                 // Set P1.6 to output direction
 Plour &= ~BIT6;
                                 // Set the green LED off
 // Count limit (16 bit)
// Enable Timer A1 interrupts, bit 4=1
// Timer A1 with ACLK, count UP
 TA1CCR0 = 24000;
 TA1CCTL0 = 0 \times 10;
 TA1CTL = TASSEL_1 + MC_1;
  BIS SR(LPM0 bits + GIE);
                                // LPMO (low power mode) interrupts enabled
#pragma vector=TIMER1_A0_VECTOR // Timer1 A0 interrupt service routine
  interrupt void Timer1 AO (void) {
  P1OUT ^= BIT0;
                                 // Toggle red LED
#pragma vector=TIMERO AO VECTOR // TimerO AO interrupt service routine
  interrupt void TimerO AO (void) {
  Plour ^= Bir6;
                                 // Toggle green LED
}
```

## **Watchdog Timer**

The Watchdog Timer (WDT) is typically used to trigger a system reset after a certain amount of time. In most examples, the timer is stopped during the first line of code.

The WDT counts down from a specified value and either resets or interrupts when count overflow is reached. A way to use this timer is to periodically service it by resetting its counter so that the system "knows" that everything is all right and there is no reset required. It can also be configured configured as an interval timer to generate interrupts at selected time intervals.

A computer watchdog is a hardware timer used to trigger a system reset if software neglects to regularly service the watchdog. In a watchdog mode, the watchdog timer can be used to protect the system against software failure, such as when a program becomes trapped in an unintended, infinite loop.

Left unattended in watchdog mode, the watchdog counts up and resets the MSP430 when its counter reaches its limit. Your code must therefore keep clearing the watchdog counter before it reaches its limit to prevent a nonmaskable, reset interrupt. Be aware that watchdog mode is immediately activated after the MSP430 has been reset and therefore the watchdog must be cleared, stopped, or reconfigured before the default time expires. (Otherwise, your software enters an infinite reset loop.)

Applications needing a periodic "tick" may find the watchdog interval mode ideal for generating a regular interrupt. The disadvantage is the limited selection of interval times - only 4 intervals are available and they are dependent upon the clock assigned to the watchdog.

Assuming the MSP430 system clock has a frequency of 1Mhz and the watchdog timer is clocked by the sub-master clock (SMCLK), the following intervals are available:

| Constant        | Interval       | Clocks/Interval | Intervals/Second      |   |
|-----------------|----------------|-----------------|-----------------------|---|
|                 |                | (@1Mhz)         | (@1Mhz)               |   |
| WDT_MDLY_32     | 32ms (default) | 32000           | 1000000/32000 = 31.25 |   |
| WDT_MDLY_8      | 8ms            | 8000            | 1000000/8000 = 125    |   |
| WDT_MDLY_0_5    | 0.5ms          | 500             | 1000000/500 = 2000    |   |
| WDT_MDLY_0_064  | 0.064ms        | 64              | 1000000/64 = 15625    |   |
| Example Example | TICS A         | ND A            | LACHINE INTELLIGENCE  | Œ |

WDTCTL = WDT\_MDLY\_0\_5

Sets the WDT to a 0.5ms interval or 2000 intervals/secon

### **Programming WDT**

The watchdog timer is set to interval mode by setting its register to WDTCTL = WDT MDLY 32.

Defined in the msp430g2553.h include file, this sets the watchdog to interrupt every ≈32ms when clocking from a 1Mhz SMCLK.

An interrupt counter is set up so that the device goes to low power after  $\approx$  8 seconds ( 32ms \* 250 = 8 s). The watchdog interrupt counter is cleared every time P1 interrupts, as well as wakes up if the device is currently in low power mode.

## **Key things to remember:**

Enable WDT interrupt
Enable P1 and global interrupts
Clear P1 interrupt flag before exiting
When setting LPM3, the GIE must also be set to allow interrupts

# K/VII

ROBOTICS AND MACHINE INTELLIGENCE www.rmi-nitt.co.cc

## **PULSE WIDTH MODULATION**

- Pulse-width modulation (PWM) is a commonly used technique for controlling power to inertial[ambiguous] electrical devices, made practical by modern electronic power switches.
- The average value of voltage (and current) fed to the load is controlled by turning the switch between supply and load on and off at a fast pace. The longer the switch is on compared to the off periods, the higher the power supplied to the load is.
- The PWM switching frequency has to be much faster than what would affect the load, which is to say the device that uses the power. Typically switching's have to be done several times a minute in an electric stove, 120 Hz in a lamp dimmer, from few kilohertz (kHz) to tens of kHz for a motor drive and well into the tens or hundreds of kHz in audio amplifiers and computer power supplies.
- Period is the time of each pulse, both the On and Off times.
- Duty cycle describes the proportion of 'on' time to the regular interval or 'period' of time; a low duty cycle corresponds to low power, because the power is off for most of the time. Duty cycle is expressed in percent, 100% being fully on.
- The main advantage of PWM is that power loss in the switching devices is very low. When a switch is off there is practically no current, and when it is on, there is almost no voltage drop across the switch. Power loss, being the product of voltage and current, is thus in both cases close to zero. PWM also works well with digital controls, which, because of their on/off nature, can easily set the needed duty cycle.

PWM signal consists of two parts:

- Period
- > Time of each pulse

5Hz signal has periods of 1/5 second = 0.2 second.

Duty cycle: The percentage of period the PWM signal is On or high.

A period of 0.2 second and 10% duty cycle = 0.10 \* 0.2 second = 0.02 seconds.

If the signal has a low voltage of 0 and a high voltage of 10 volts, a 50% duty cycle produces an average of 5 volts, a 10% duty cycle produces an average of 1 volt.



### PWM on the LaunchPad

PWM can be used to control the brightness of the green LED by varying the duty cycle, a longer duty cycle results in a brighter LED.

LED (green) direction is set and selected for PWM.

```
P1DIR |= BIT6; // Green LED as output
P1SEL |= BIT6; // Green LED controlled by Pulse width modulation
```

### TA0CCR0/TA0CCR1

Timer registers determine when events occur and the clock count limit. Combined, the register values determine the PWM period (TA0CCR0) and duty cycle (TA0CCR1).

```
TA0CCR0 = 1000; // PWM period
// 12KHz clock gives 12000/1000 = 12Hz = 1/12s period
TA0CCR1 = 100; // PWM duty cycle = TA0CCR1/TA0CCR0
// time cycle on vs. off, on 10% initially
```

Achieves a 10% duty cycle, where PWM output is 1 for 10% of the time and 0 for 90%

"TA0CCR1 output is reset (0) when the timer counts to the TA0CCR1 value and is set (1) when the timer counts to the TA0CCR0 value" (From User Guide).

Means that when TA0CCR0 count is reached PWM output is 1 and counting starts over, and when TA0CCR1 is reached, PWM output is 0.

### TA0CCTL1

Controls PWM output, whether high or low when TA0CCR1 is below the count.

```
TA0CCTL1 = OUTMOD_7; // TA0CCR1 reset/set // high voltage below TA0CCR1 count and low voltage when past
```

TA0CCR0=8 (0-8) period 9 ticks

TA0CCR1=2 (0-2) duty cycle 3/9=33%

33% duty cycle is generated.

| Cloc<br>k | TA0CC<br>R0<br>Period | TA0CC<br>R1<br>Duty<br>Cycle | PW<br>M         |                       |
|-----------|-----------------------|------------------------------|-----------------|-----------------------|
| 0         | 0                     | 0                            | 1               |                       |
| 1         | 1                     | 1                            | 1               |                       |
| 2         | 2                     | 2                            | 1               | Period                |
| 3         | 3                     | 0                            | 0               | 012345678             |
| 4         | 4                     | 1                            | 0               |                       |
| 5         | 5                     | 2                            | 0               | Duty Time             |
| 6         | 6                     | 0                            | 0               |                       |
| 7         | 7                     | 1                            | 0               | 40.5                  |
| 8         | 8                     | 2                            | 0               | <b>371</b>            |
| 9         | 0                     | 0                            | 1               |                       |
| 10        | 1                     | 1                            | 1               | 18.5 //               |
| 11        | 2                     | 2                            | -1 <sub>y</sub> | 1 13 7 ( )            |
| 12        | 3                     | 0                            | 0               | 17 2 2 1              |
| 13        | 4                     | 1                            | 0               | 337 71                |
| 14        | 5                     | 2                            | 0               | 200                   |
| 15        | 6                     | 0                            | 0               |                       |
| 16        | 7                     | 1                            | 0               |                       |
| 17        | 8                     | 2                            | 0               |                       |
| 18        | 0                     | 0                            | 1_(             |                       |
| 19        | 1                     | 1                            | 1               |                       |
| 20        | 2                     | 2                            | 1               |                       |
| 21        | DBO                   | TIPS                         | 0               | ND MACHINE INTELLIGEN |



## TA0CTL

Timer A control sets SMCLK as clock source and count Up Mode.

TA0CCR0 = 8;// 33% duty cycle

TA0CCR1 = 2;

TA0CTL = TASSEL\_1 + MC\_1; // Timer A control set to <u>submain</u> clock TASSEL\_1 and count up mode  $MC_1$ 

12KHz clock input to Timer A, the PWM output:

12000/9 = 1333 periods per second

```
1s/1333 = 0.00075s period duration.

_BIS_SR(LPM0_bits); // Enter Low power mode 0
```

Placing system in LPM0 keeps the SMCLK and timer A operating to control the PWM while shutting down the CPU.

The default DCO (digital controlled oscillator) which is the source of the MCLK and in this case the ACLK at approximately 12KHz, making the PWM period about 1 second and .10 second duty cycle or 10%.

## To Make a Green LED Glow at 10% brightness

```
#include <msp430g2553.h>
void main(void){
  WDTCTL = WDTPW + WDTHOLD;
                                            // Stop watchdog timer
  P1DIR = BIT6;
                              // Green LED
  P1SEL = BIT6;
                              // Green LED selected for Pulse Width Modulation
  TA0CCR0 = 12000;
                                 // PWM period, 12000 ACLK ticks or 1/second
  TA0CCR1 = 1200;
                                // PWM duty cycle, time cycle on vs. off, on 10% initially
  TA0CCTL1 = OUTMOD_7;
                                      // TA0CCR1 reset/set -- high voltage below TA0CCR1 count
                       // and low voltage when past
                                        // Timer A control set to <a href="mailto:submain">submain</a> clock TASSEL_1 ACLK
  TA0CTL = TASSEL_1 + MC_1;
                       // and count up to TA0CCR0 mode MC 1
  _BIS_SR(LPM0_bits);
                                 // Enter Low power mode 0
```

## Which pins do PWM?

To know which pins can do pulse width modulation, we can modify the LED program to run PWM on all pins. Then hook up a multimeter to see which pins changed in time with the green LED.

It appears that on the msp430g2553, the only pins that do PWM are pin 1.2 and pin 1.6.

## **ANALOG TO DIGITAL CONVERSION:**

### **ADC - Analog to Digital Conversion**

Analog to digital conversion (ADC) senses the analog, continuous, world and converts it to a digital value for use on a computer.

For Eg:A 3-bit ADC produces 8 values.

| Analog<br>Volts | Digital<br>Value |
|-----------------|------------------|
| 4.375 to 5      | 111              |
| 3.75 to 4.375   | 110              |
| 3.125 to 3.75   | 101              |
| 2.5 to 3.125    | 100              |
| 1.875 to 2.5    | 011              |
| 1.25 to 1.875   | 010              |
| .625 to 1.25    | 001              |
| 0 to .625       | 000              |



Example: 2.0 volts = 011

(FOR ADC REPRESENTATION OF 5VOLTS)

ADC is often performed by successive approximation. The essentials of the process are:

- 1. A digital counter is driven by a clock, so each tick updates the counter.
- 2. The counter output determines an output voltage.
- 3. The analog voltage input is compared with the output voltage.
- 4. When the input and output voltage match, the counter holds the digital value.

Because of the time it takes time for the counter to "find" the proper value, an ADC is generally much slower than the CPU.

To prevent receiving stale or erroneous results, after starting an ADC conversion the CPU can poll the ADC to determine when the conversion is complete.

The LaunchPad MSP430G2553 chip contains a temperature sensor, a thermistor, connected to an ADC; the LaunchPad can take its own temperature.

An ADC compares a variable input voltage to a reference voltage, returning the proportion between the two.

The 10-bit ADC on the G2553, returns a number between 0 and 1023, or  $1024 = 2^{10}$  values.

The ADC, with an analog input of 1 volt and the LaunchPad's reference voltage of 1.5 volts, returns 682 because its the same proportion with 1024:

$$1/1.5 = .666 = 682/1024$$

NTC thermistors change resistance with temperature, higher temperature results in lower resistance.



IINE ÎNTELLIGENCE

Digital temperature sensing often places a thermistor in a voltage dividing circuit such as the one below.



$$V_{out} = \frac{R_2}{R_2 + R_1} * V_{in}$$

Note that as temperature increases, R<sub>1</sub> decreases and V<sub>out</sub> increases.

R<sub>1</sub> - thermistor, 10K Ohms at 25 Celsius is typical

R<sub>2</sub> - a fixed resistor, 10K Ohms

V<sub>in</sub> - the fixed reference voltage, 1.5v

At 25 Celsius and V<sub>in</sub> of 1.5v reference, a typical thermistor results:

$$V_{\text{out}} = 10,000/(10,000+10,000) * 1.5v = 1/2 * 1.5$$
  
= 0.75v

The ADC, with an analog input of 0.75 volt and the LaunchPad's reference voltage of 1.5 volts, returns 512 because proportional.

$$.75/1.5 = 1/2 = 512/1024$$

# 20.3 ADC10 Registers

The ADC10 registers are listed in Table 20-3.

Table 20-3. ADC10 Registers

| Register                               | <b>Short Form</b> | Register Type | Address | Initial State  |
|----------------------------------------|-------------------|---------------|---------|----------------|
| ADC10 input enable register 0          | ADC10AE0          | Read/write    | 04Ah    | Reset with POR |
| ADC10 input enable register 1          | ADC10AE1          | Read/write    | 04Bh    | Reset with POR |
| ADC10 control register 0               | ADC10CTL0         | Read/write    | 01B0h   | Reset with POR |
| ADC10 control register 1               | ADC10CTL1         | Read/write    | 01B2h   | Reset with POR |
| ADC10 memory                           | ADC10MEM          | Read          | 01B4h   | Unchanged      |
| ADC10 data transfer control register 0 | ADC10DTC0         | Read/write    | 048h    | Reset with POR |
| ADC10 data transfer control register 1 | ADC10DTC1         | Read/write    | 049h    | Reset with POR |
| ADC10 data transfer start address      | ADC10SA           | Read/write    | 01BCh   | 0200h with POR |

## ADC10CTL0, ADC10 Control Register 0



Modifiable only when ENC = 0

| SREFX                        | Bits   | Select reference                                                                                               |
|------------------------------|--------|----------------------------------------------------------------------------------------------------------------|
|                              | 15-13  | 000 V <sub>R+</sub> = V <sub>CC</sub> and V <sub>R-</sub> = V <sub>SS</sub>                                    |
|                              |        | 001 V <sub>R+</sub> = V <sub>REF+</sub> and V <sub>R-</sub> = V <sub>SS</sub>                                  |
|                              |        | 010 V <sub>R+</sub> = Ve <sub>REF+</sub> and V <sub>R-</sub> = V <sub>SS</sub>                                 |
|                              |        | 011 V <sub>R+</sub> = Buffered Ve <sub>REF+</sub> and V <sub>R-</sub> = V <sub>SS</sub>                        |
|                              |        | 100 V <sub>R+</sub> = V <sub>CC</sub> and V <sub>R-</sub> = V <sub>RFF-</sub> / Ve <sub>RFF-</sub>             |
|                              |        | 101 V <sub>R+</sub> = V <sub>REF+</sub> and V <sub>R-</sub> = V <sub>REF-</sub> / Ve <sub>REF-</sub>           |
|                              |        | 110 V <sub>B*</sub> = Ve <sub>REF*</sub> and V <sub>B</sub> = V <sub>REF</sub> / Ve <sub>REF</sub>             |
|                              |        | 111 V <sub>R+</sub> = Buffered Ve <sub>REF+</sub> and V <sub>R-</sub> = V <sub>REF-</sub> / Ve <sub>REF-</sub> |
| ADC10 Bits ADC10 sample-and- |        | ADC10 sample-and-hold time                                                                                     |
| SHTx                         | 12-11  | 00 4 x ADC10CLKs                                                                                               |
|                              |        | 01 8 x ADC10CLKs                                                                                               |
|                              |        | 10 16 x ADC10CLKs                                                                                              |
|                              |        | 11 64 x ADC10CLKs                                                                                              |
| ADC10SR                      | Bit 10 | ADC10 sampling rate. This bit selects the reference buffer drive capability for                                |
|                              |        | the maximum sampling rate. Setting ADC10SR reduces the current                                                 |
|                              |        | consumption of the reference buffer.                                                                           |
|                              |        | 0 Reference buffer supports up to ~200 ksps                                                                    |
|                              |        | 1 Reference buffer supports up to ~50 ksps                                                                     |
| REFOUT                       | Bit 9  | Reference output                                                                                               |
|                              |        | Reference output off                                                                                           |
|                              |        | 1 Reference output on                                                                                          |

| REFBURS' | T Bit 8 | Reference burst.  Reference buffer on continuously Reference buffer on only during sample-and-conversion                                                                                                                                                                                                                                                   |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MSC      | Bit 7   | Multiple sample and conversion. Valid only for sequence or repeated modes.  The sampling requires a rising edge of the SHI signal to trigger each sample-and-conversion.  The first rising edge of the SHI signal triggers the sampling timer, but further sample-and-conversions are performed automatically as soon as the prior conversion is completed |
| REF2_5V  | Bit 6   | Reference-generator voltage. REFON must also be set.  0 1.5 V 1 2.5 V                                                                                                                                                                                                                                                                                      |
| REFON    | Bit 5   | Reference generator on 0 Reference off 1 Reference on                                                                                                                                                                                                                                                                                                      |
| ADC100N  | Bit 4   | ADC10 on<br>0 ADC10 off<br>1 ADC10 on                                                                                                                                                                                                                                                                                                                      |
| ADC10IE  | Bit 3   | ADC10 interrupt enable 0 Interrupt disabled 1 interrupt enabled                                                                                                                                                                                                                                                                                            |
| ADC10IFG | Bit 2   | ADC10 interrupt flag. This bit is set if ADC10MEM is loaded with a conversion result. It is automatically reset when the interrupt request is accepted, or it may be reset by software. When using the DTC this flag is set when a block of transfers is completed.  O No interrupt pending Interrupt pending                                              |
| ENC      | Bit 1   | Enable conversion 0 ADC10 disabled 1 ADC10 enabled                                                                                                                                                                                                                                                                                                         |
| ADC10SC  | Bit 0   | Start conversion. Software-controlled sample-and-conversion start.  ADC10SC and ENC may be set together with one instruction. ADC10SC is reset automatically.  No sample-and-conversion start Start sample-and-conversion                                                                                                                                  |

| Example settings of ADC10CTL0 |                                            |  |  |
|-------------------------------|--------------------------------------------|--|--|
| ADC10CTL0 = SREF_1 +          | ADC10SHT_3 + REFON + ADC100N;              |  |  |
| SREF_1                        | Sets reference voltage                     |  |  |
| ADC10SHT_3                    | Sets sample-and-hold times to 64x ADC10CLK |  |  |
| REFON                         | Sets reference ON.                         |  |  |
| ADC100N                       | ADC10 ON.                                  |  |  |

#### ADC10CTL1, ADC10 Control Register 1

ADC10

SSELX

Bits

4-3

00

10

11

ADC10 clock source select

ADC10OSC

ACLK

MCLK SMCLK



NCE

```
CONSEQx
            Bits
                     Conversion sequence mode select
            2-1
                          Single-channel-single-conversion
                     01
                          Sequence-of-channels
                          Repeat-single-channel
                     11
                          Repeat-sequence-of-channels
ADC10
            Bit 0
                     ADC10 busy. This bit indicates an active sample or conversion operation
BUSY
                          No operation is active.
                          A sequence, sample, or conversion is active.
```

## SAMPLE CODE FOR ADC-USING INBUILT TEMPERATURE SENSOR IN MSP430

```
#include <msp430g2553.h>
long sample;
long DegreeF;
void main(void) {
 WDTCTL = WDTPW + WDTHOLD;
                                                // Stop WDT
                                                 // Temp Sensor ADC10CLK/4
 ADC10CTL1 = INCH_10 + ADC10DIV_3;
 ADC10CTL0 = SREF_1 + ADC10SHT_3 + REFON + ADC10ON;
                                                          // Ref voltage/sample & hold time/
                              // reference generator ON/ADC10 ON
 while(1) {
                                             // Sampling and conversion start
  ADC10CTL0 |= ENC + ADC10SC;
  while ( ADC10CTL1 & ADC10BUSY );
                                              // Wait for ADC to complete
                                         // Read ADC sample
  sample = ADC10MEM;
  DegreeF = ((sample - 630) * 761) / 1024;
                                      // SET BREAKPOINT HERE
    _no_operation();
}
}
```

TUTORIAL BY:
RAMITHA SUNDAR
EEE
107112069